

# HACETTEPE UNIVERSITY COMPUTER ENGINEERING DEPARTMENT

BM233 Logic Design Lab - 2021 Fall

# Combinational Circuits in Verilog

December 3, 2021

Student name: Osman Faruk DERDIYOK Student Number: b21946036

#### 1 Problem Definition

Combinational circuits are circuits whose outputs, at any instant of time, depend only on the present inputs (the combinational circuits do not use any memory elements). That is, the previous inputs or state of the circuit do not have any effect on its present state.

A combinational circuit performs a specific information-processing operation fully specified logically by a set of Boolean functions. The 'n' input variables come from an external source whereas the 'm' output variables go to an external destination. In many applications, the source or destination are storage registers.

Decoder + Mux = Circuit

#### 2 Solution Implementation (decoder\_2x4.v)

```
1 module decoder_2x4(
2     input[1:0] A,
3     output[3:0] D
4 );
5     assign D[0] = (~A[1] && ~A[0]);
6     assign D[1] = (~A[1] && A[0]);
7     assign D[2] = (A[1] && ~A[0]);
8     assign D[3] = (A[1] && A[0]);
9 endmodule
```

# 3 Testbench Implementation (decoder\_2x4\_tb.v)

Testbench code where we tried all cases for decoder.

```
'timescale 1ns / 1ps
   module decoder_2x4_tb;
2
       reg[1:0] A_tb;
       wire[3:0] D_tb;
4
5
       decoder_2x4 P1(.A(A_tb),.D(D_tb));
6
       initial begin
8
       #0 A_tb[1]=0; A_tb[0]=0;
9
       #50 A_tb[1]=0; A_tb[0]=1;
10
       #50 A_tb[1]=1; A_tb[0]=0;
11
       #50 A_tb[1]=1; A_tb[0]=1;
12
       #50 $finish();
13
       end
   endmodule
```

## 4 Solution Implementation (mux<sub>4</sub>x1.v)

```
module mux_4x1(
       input[3:0] i,
2
       input[1:0] s,
3
       output F
4
   );
5
       reg F;
7
       always @(i, s) begin
            case (s)
8
                 0: F = i[0];
9
                 1: F = i[1];
10
                 2: F = i[2];
11
                3: F = i[3];
12
            endcase
13
         end
14
   endmodule
```



Figure 1: Resulting MUX's Waveform

<sup>\*</sup>figure 1 will we explained in the result part.

#### 5 Testbench Implementation (mux\_4x1\_tb.v)

Testbench code where we tried all cases for 4x1 MUX.

```
'timescale 1ns / 1ps
2
3
  module mux_4x1_tb();
       reg [3:0] a;
5
       reg [1:0] s;
       wire o;
       mux_4x1 DUT(.i(a), .s(s), .F(o));
9
10
       initial begin
11
12
           s=0;
13
           a[0]=1; a[1]=0; a[2]=0; a[3]=0; #50
14
           a[0]=0 ; a[1]=1 ; a[2]=0 ; a[3]=0 ; #50
           a[0]=0 ; a[1]=0 ; a[2]=1 ; a[3]=0 ; #50
16
           a[0]=0; a[1]=0; a[2]=0; a[3]=1; #50
18
           s=1;
19
           a[0]=1; a[1]=0; a[2]=0; a[3]=0; #50
20
           a[0]=0; a[1]=1; a[2]=0; a[3]=0; #50
           a[0]=0; a[1]=0; a[2]=1; a[3]=0; #50
22
           a[0]=0 ; a[1]=0 ; a[2]=0 ; a[3]=1 ; #50
24
           s=2;
25
           a[0]=1; a[1]=0; a[2]=0; a[3]=0; #50
26
           a[0]=0 ; a[1]=1 ; a[2]=0 ; a[3]=0 ; #50
           a[0]=0 ; a[1]=0 ; a[2]=1 ; a[3]=0 ; #50
28
           a[0]=0 ; a[1]=0 ; a[2]=0 ; a[3]=1 ; #50
30
31
           a[0]=1; a[1]=0; a[2]=0; a[3]=0; #50
           a[0]=0 ; a[1]=1 ; a[2]=0 ; a[3]=0 ; #50
33
           a[0]=0; a[1]=0; a[2]=1; a[3]=0; #50
           a[0]=0 ; a[1]=0 ; a[2]=0 ; a[3]=1 ; #50
35
           $finish();
       end
37
  endmodule
```

#### 6 Solution Implementation (circuit.v)

```
module circuit(
input a,
input b,
input c,
input d,
output F

);

wire[3:0] outDecoder;
decoder_2x4 D1({a,b},outDecoder);
mux_4x1 D2(outDecoder,{c,d},F);
endmodule
```

#### 7 Testbench Implementation (circuit\_tb.v)

Testbench code where we tried all cases for decoder.

```
module circuit_tb;
3 reg a,b,c,d;
4 wire F;
5 circuit C(.a(a), .b(b), .c(c), .d(d), .F(F));
  initial begin
       a = 0; b = 0; c=0; d=0; #50
       a = 0; b = 0; c=0; d=1; #50
       a = 0; b = 0; c=1; d=0; #50
10
       a = 0; b = 0; c=1; d=1; #50
       a = 0; b = 1; c=0; d=0; #50
       a = 0; b = 1; c=0; d=1; #50
       a = 0; b = 1; c=1; d=0; #50
       a = 0; b = 1; c=1; d=1; #50
16
       a = 1; b = 0; c=0; d=0; #50
       a = 1; b = 0; c=0; d=1; #50
19
       a = 1; b = 0; c=1; d=0; #50
       a = 1; b = 0; c=1; d=1; #50
       a = 1; b = 1; c=0; d=0; #50
       a = 1; b = 1; c=0; d=1; #50
25
       a = 1; b = 1; c=1; d=0; #50
       a = 1; b = 1; c=1; d=1; #50
26
       $finish();
27
28 end
29 endmodule
```

## 8 Results

There is a 3 result. Respectively, decoder, multiplexer, main circuit. Actually, we don't need the first two one but we can check the accuracy the steps thanks to them.

The funtion:  $F(a, b, c, d) = \sum (0, 5, 10, 15)$ 



Figure 2: Resulting Decoder's Waveform



Figure 3: Resulting Circuit's Waveform

# 9 Notes

Problem: Due to the most significant ranking of a and b in the inputs we gave, my result was the

Solution: The parameter we get the decoder is reversed (i[0] - i[1])



Figure 4: Wrong Order



Figure 5: Order of parameters i need before i fix the error

Problem: When using another module, we should pay attention to the parameter order that we need to give. Otherwise it may cost you 5 6 hours. :)

Solution: Change order:D

```
wire[3:0] outDecoder;
decoder_2x4 D1({a,b},outDecoder);
mux_4x1 D2(outDecoder,{c,d},F);
```

Figure 6: Parameter order

#### References

- 231 Lecture notes
- 233 Lecture notes
- $\bullet\ https://tex.stackexchange.com/questions/48632/underscores-in-words-text/48633$